2.If all the gates in Fig.3-19 have a propagation delay of 10 nsec, and all
other delays can be ignored, what is the earliest time a circuit using this
design can be sure of having a valid output bit?
3.The ALU of Fig.3-20 is capable of doing 8-bit 2’s complement additions. Is
it also capable of doing 2’s complement subtraction? If so, explain how. If
not modify it to be able to do subtractions.
4.The 4x3 memory of Fig.3-29 uses 22 AND gates and three OR gates. If the
circuit were to be expanded to 256x8, how many of each would be needed?
先谢谢各位了!!
你没有出示所有的Fig.所以无法解答,只将参考译文给你,最好由自己完成答案。我猜想你是在
学习计算机英语。